# **VLSI** Assignment-3

# **Aravind Narayanan**

2019102014

# **Question 1**

## **Objective:**

Minimize average delay of the circuit while using pass transistor logic by adjusting it's widths.

## Circuit:



Figure 1

## **Constraints and Values given:**

- 1) Cout/Cin = 2 for each path(input to output)
- 2) Length of transistor = 0.18um
- 3) Width constraint: Wp + Wn = 6W where Wp = PMOS Width, Wn = NMOS Width of final inverter while W is another parameter with which all widths are expressed.

## Method:

- 1) As Wn + Wp = 6W, express Wn and Wp in terms of lambda where **Wn** = **6W k(lambda)** and **Wp** = **k\*(lambda)**.
- 2) Then we first identify a W value for which we obtain minimum delay for arbitrary k values so that we can observe the minimum delay for a particular W.
- 3) Then we use that W value and obtain parasitics for A, B and NMOS S and S\_bar using their respective magic layout
- 4) After obtaining the parasticis for this constraint, we vary k to obtain the minimum value of delay by optimising on the final inverter.
- 5) Once we find that, we add parasticis with magic and confirm that it is optimized by changing k value to its nearby range.

### **NETLISTS:**

A)

```
Question 1 > 🕒 Q1_final.cir
    .include TSMC 180nm.txt
    .param SUPPLY=1.8
    .param LAMBDA=0.09u
   .param W = {6*LAMBDA}
     .param width_P_1={2*W}
     .param width_N_l={W}
     .param width_N_S ={W}
    .param k = 13
 13 .param width N={6*W - k*LAMBDA}
    .param width_P={k*LAMBDA}
     .global gnd vdd
     Vdd vdd gnd 'SUPPLY'
     vin a a 0 pulse 0 1.8 Ons 100ps 100ps 5ns 10ns
     vin_b b 0 pulse 0 1.8 Ons 100ps 100ps 10ns 20ns
     vin_b b 0 pulse 0 1.8 Ons 100ps 100ps 10ns 20ns
     ven1 s 0 pwl (0 0v 49.9ns 0v 50ns 1.8v 100ns 1.8v)
     ven2 s bar 0 pwl (0 1.8v 49.9ns 1.8v 50ns 0v 100ns 0v)
     .subckt inv 1 yi xi B vdd gnd
                                    gnd CMOSN W={width N 1} L={2*LAMBDA}
          yi xi gnd
     + AS={5*width_N_1*LAMBDA} PS={10*LAMBDA+2*width_N_1} AD={5*width_N_1*LAMBDA} PD={10*LAMBDA+2*width_N_1}
     M2 yi xi vdd B CMOSP W=\{width_P1\} L=\{2*LAMBDA\}
     + AS={5*width_P_1*LAMBDA} PS={10*LAMBDA+2*width_P_1} AD={5*width_P_1*LAMBDA} PD={10*LAMBDA+2*width_P_1}
     .subckt mos_n yi xi z gnd
                                 gnd CMOSN W={width_N_S} L={2*LAMBDA}
     + AS={5*width N S*LAMBDA} PS={10*LAMBDA+2*width N S} AD={5*width N S*LAMBDA} PD={10*LAMBDA+2*width N S}
     .ends mos n
     .subckt inv yi xi bc vdd gnd
     Ml yi xi gnd
                                  gnd CMOSN W={width_N} L={2*LAMBDA}
     + AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
          yi xi vdd bc CMOSP W={width P} L={2*LAMBDA}
     + AS={5*width P*LAMBDA} PS={10*LAMBDA+2*width P} AD={5*width P*LAMBDA} PD={10*LAMBDA+2*width P}
```

```
x1 a_bar a ba vdd gnd inv_1
 x2 b bar b bb vdd gnd inv 1
x3 a_bars z gnd mos_n
x4 b_bar s_bar z gnd mos_n
x5 Y z bc vdd gnd inv
 CA in a 0 5fF
 CB in b 0 5fF
 C out Y 0 10fF
 CO ba vdd 0.6fF
 C1 bb vdd 0.6fF
 C2 bc vdd 0.8fF
.measure tran tdiffl
+ TRIG v(b)
                VAL=0.9 CROSS=1
+ TARG v(Y) VAL=0.9 CROSS=1
 .measure tran tdiff2
               VAL=0.9 CROSS=2
 + TRIG v(b)
 + TARG v(Y) VAL=0.9 CROSS=2
 .measure tran tpd_I4 param='(tdiff1+tdiff2)/2' goal=0
 .tran 0.1n 100n
 set hcopypscolor = 1
 set color0=white
 set color1=black
 plot v(s)
 set curplottitle= "Aravind Narayanan-2019102014-Q1"
 plot v(s_bar)
 set curplottitle= "Aravind Narayanan-2019102014-Q1"
 plot v(a)
 set curplottitle= "Aravind Narayanan-2019102014-Q1"
 plot v(b)
 set curplottitle= "Aravind Narayanan-2019102014-Q1"
 set curplottitle= "Aravind Narayanan-2019102014-Q1"
```

# PLOTS:

# 1) V(A)



# 2) V(B)



# 3) V(S)



# 4) V(S\_Bar)



## 5) V(Y)



# **MAGIC Layouts to Identify Parasitic Capacitances:**

1) Inverters used to obtain A' and B' from A and B respectively:



## 2) NMOS used in Pass-Transistor Logic



# Input-Output Table:

NOTE: Here 0 = LOW and 1 = HIGH

| Time   | A | В | S | S_bar | Υ |
|--------|---|---|---|-------|---|
| 0-5    | 1 | 1 | 0 | 1     | 1 |
| 5-10   | 0 | 1 | 0 | 1     | 1 |
| 10-15  | 1 | 0 | 0 | 1     | 0 |
| 15-20  | 0 | 0 | 0 | 1     | 0 |
| 20-25  | 1 | 1 | 0 | 1     | 1 |
| 25-30  | 0 | 1 | 0 | 1     | 1 |
| 35-35  | 1 | 0 | 0 | 1     | 0 |
| 35-40  | 0 | 0 | 0 | 1     | 0 |
| 40-45  | 1 | 1 | 0 | 1     | 1 |
| 45-50  | 0 | 1 | 0 | 1     | 1 |
| 50-55  | 1 | 0 | 1 | 0     | 1 |
| 55-60  | 0 | 0 | 1 | 0     | 0 |
| 60-65  | 1 | 1 | 1 | 0     | 1 |
| 65-70  | 0 | 1 | 1 | 0     | 0 |
| 70-75  | 1 | 0 | 1 | 0     | 1 |
| 75-80  | 0 | 0 | 1 | 0     | 0 |
| 80-85  | 1 | 1 | 1 | 0     | 1 |
| 85-90  | 0 | 1 | 1 | 0     | 0 |
| 90-95  | 1 | 0 | 1 | 0     | 1 |
| 95-100 | 0 | 0 | 1 | 0     | 0 |

We see that the MUX operation works correctly as when

• 
$$S = LOW, Y = B$$

• 
$$S = HIGH, Y = A$$

To show that this relationship is true, we will plot Y,A and Y,B together respectively to show the overlapping with respect to S.



In the above figure, as S = High from 50-100ns, the v(y) overlaps with v(a) perfectly.



In the above figure, as S = Low from 0-50ns, the v(y) overlaps with v(b) perfectly.

From the above two figures, we can prove that th

## **Observation Table:**

| k  | Delay      |
|----|------------|
| 2  | 0.232913ns |
| 4  | 0.180142ns |
| 9  | 0.151583ns |
| 12 | 0.148952ns |
| 13 | 0.148023ns |
| 14 | 0.148661ns |
| 20 | 0.158045ns |
| 25 | 0.184007ns |
| 30 | 0.273390ns |
| 32 | 0.396401ns |

We notice that the minimum delay for the circuit is obtained when the **W** = **6\*Lambda**, **and Wp** = **13\*Lambda**, **Wn** = **23\*Lambda** we get the least possible delay. This Wp, Wn value also satisfies the constraints of Wp + Wn = 6W.

The output/input capacitances

**NOTE**: While doing the MAGIC Layout parasitic capacitances(>0.4fF) are not present in the NMOS Layout, and in the CMOS layout it is only present between the body and the Vdd of PMOS.

Parasites obtained in subcircuits:

- 1) **Inverters at A,B**: 0.6fF between body and vdd of PMOS
- 2) **Inverter at output**: 0.8fF between body and vdd of PMOS

# **Question 2**

A)

Fine 
$$f(x_1, x_2, x_3, x_4) = x_1 x_2 + x_1 x_3 + x_1 x_4 + x_3 x_4 - 1$$
 $f(0, x_2, x_3, x_4) = x_2 x_3 + x_3 x_4 + x_3 x_4 - 1$ 
 $f(1, x_2, x_3, x_4) = x_2 + x_3 + x_4 + x_4 x_4 + x_5 x_4 + x_5$ 



## B)

#### Parameters:

- Width = 6\*Lambda calculated from Q1
- Load Capacitance = 4\*Times the minimum sized inverter

#### **NETLIST:**

```
12 > 🖰 Q2_final.cir
.include TSMC 180nm.txt
        .param SUPPLY=1.8
                                                                                                                                                                                                                    MIIIL
        .param LAMBDA=0.09u
        .param width_N={6*LAMBDA}
        .param width_N_out={4*width_N}
        .param width P out={8*width N}
        .global gnd vdd
       Vdd vdd gnd 'SUPPLY'
                                                           100ps 100ps 10ns 20ns
      40ns
                                                           100ps 100ps 40ns
                                                                                        80ns
                                                                               80ns
                                                                                        160ns
                                                                               10ns
                                                                                        20ns
                                                                               40ns
                                                                                        80ns
         .subckt MUX2_1 x x_bar y vdd gnd inpl inp0
       | M1 inpl x y gnd CMOSN W={width_N} L={2*LAMBDA}

+ AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}

| M2 y x_bar inp0 gnd CMOSN W={width_N} L={2*LAMBDA}

+ AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
       .ends MUX2_1
.subckt inv x y vdd gnd
       .Subtrict X y vou gnd
M1 y x gnd gnd CMOSN W={width_N_out} L={2*LAMBDA}
+ AS={5*width_N_out*LAMBDA} PS={10*LAMBDA+2*width_N_out} AD={5*width_N_out*LAMBDA} PD={10*LAMBDA+2*width_N_out}
M2 y x vdd vdd CMOSP W={width_P_out} L={2*LAMBDA}
+ AS={5*width_P_out*LAMBDA} PS={10*LAMBDA+2*width_P_out} AD={5*width_P_out*LAMBDA} PD={10*LAMBDA+2*width_P_out}
26
27
28
29
30
       x_1 x4 x4_bar a vdd gnd vdd gnd MUX2_1
       x_2 x3 x3_bar b vdd gnd x4 gnd MUX2_1
x_3 x3 x3_bar c vdd gnd vdd x4 MUX2_
                                                           MUX2_1
       x_4 x2 x2_bar d vdd gnd c b
                                                         MUX2_1
       x_5 x2 x2_bar e vdd gnd vdd c
x_6 x1 x1_bar f vdd gnd e d
                                                         MUX2_1
       x10 f gnd vdd gnd inv
.tran 0.001n 160n
       set hcopypscolor = 1
set color0=white
       set color1=black
        set curplottitle= "Aravind Narayanan-2019102014-Q2"
       plot v(x3)
        set curplottitle= "Aravind Narayanan-2019102014-Q2"
        plot v(x4)
        set curplottitle= "Aravind Narayanan-2019102014-Q2"
       plot v(f)
```

# Plots:

# 1) V(X1)



# 2) V(X2)



# 3) V(X3)



## 4) V(X4)



# 5) V(f)



# Input-Output Table:

NOTE: Here 0 = LOW and 1 = HIGH

| Time Range(ns) | X1 | Х2 | Х3 | Х4 | Expected | f |
|----------------|----|----|----|----|----------|---|
| 0-10           | 1  | 1  | 1  | 1  | 1        | 1 |
| 10-20          | 0  | 1  | 1  | 1  | 1        | 1 |
| 20-30          | 1  | 0  | 1  | 1  | 1        | 1 |
| 30-40          | 0  | 0  | 1  | 1  | 1        | 1 |
| 40-50          | 1  | 1  | 0  | 1  | 1        | 1 |
| 50-60          | 0  | 1  | 0  | 1  | 1        | 1 |
| 60-70          | 1  | 0  | 0  | 1  | 1        | 1 |
| 70-80          | 0  | 0  | 0  | 1  | 0        | 0 |
| 80-90          | 1  | 1  | 1  | 1  | 1        | 1 |
| 90-100         | 0  | 1  | 1  | 0  | 1        | 1 |
| 100-110        | 1  | 0  | 1  | 0  | 1        | 1 |
| 110-120        | 0  | 0  | 1  | 0  | 0        | 0 |
| 120-130        | 1  | 1  | 0  | 0  | 1        | 1 |

| 130-140 | 0 | 1 | 0 | 0 | 0 | 0 |
|---------|---|---|---|---|---|---|
| 140-150 | 1 | 0 | 0 | 0 | 0 | 0 |
| 150-160 | 0 | 0 | 0 | 0 | 0 | 0 |

We notice that all the expected values calculated manually match the f value obtained thereby verifying the working of the circuit.

#### **Observations:**

We notice that though the v(f) gives correct MUX outputs, it does not reach Vdd(HIGH) completely but reaches gnd(LOW) properly.

Why does NMOS pass weak 1(HIGH) while it passes strong 0(LOW)?

ANS: NMOS is a symmetric device where to pass a strong 1, gate should always be at 1. But when the output reaches Vdd-Vth, V\_gate - V\_out = Vth, which is the minimum voltage needed for the NMOS to be in ON state for current to flow. So, after this point, the NMOS switches off. Therefore, the maximum voltage the NMOS can reach is VDD-Vth. This issue does not arrive when reaching 0, therefore it is able to pass a strong 0. This is also the reason NMOS is used as a pull-down network.

## C)

For finding minimum transition time, we need to find the path that requires passing through the lowest number of MUXes(NMOS) for both t\_PLH and t\_PHL.

Combination for faster possible charging and discharging:



- For discharging the output, 3 MUXES are there.
- For charging, the output, 2 MUXES are there.

#### **INPUT COMBINATION:**

|             | X1 | X2 | Х3 | Х4 | f |
|-------------|----|----|----|----|---|
| Discharging | 0  | 0  | 0  | X  | 0 |
| Charging    | 1  | 1  | X  | X  | 1 |

X = Don't Care State (can be 0 or 1) but doesn't affect output state.

#### Netlist to compute t\_PLH and t\_PHL:

```
Question 2 > 🖺 Q2_final.cir
      .include TSMC 180nm.txt
      .param SUPPLY=1.8
      .param LAMBDA=0.09u
      .param width N={6*LAMBDA}
      .param width_N_out={4*width_N}
      .param width_P_out={8*width_N}
      .global gnd vdd
      Vdd vdd gnd 'SUPPLY'
                    0 pulse 0 1.8 0ns
     vin x1 x1
                                          100ps 100ps
                                                        10ns
                                                              20ns
      vin_x2 x2
                    0 pulse 0 1.8 0ns
                                          100ps 100ps
                                                        20n
                                                               40ns
      vin x3 x3
                    0 pulse 0 1.8 0ns
                                          100ps 100ps
                                                        40ns
                                                               80ns
                                          100ps 100ps
                    0 pulse 0 1.8 Ons
                                                              160ns
     vin x4 x4
                                                        80ns
      vi_x11 x1_bar 0 pulse 1.8 0 100ps 100ps 100ps
                                                        10ns
                                                              20ns
     vi x22 x2 bar 0 pulse 1.8 0 100ps 100ps 100ps
                                                        20ns
     vi_x33 x3_bar 0 pulse 1.8 0 100ps 100ps 100ps
                                                        40ns
                                                              80ns
      vi_x44 x4_bar 0 pulse 1.8 0 100ps 100ps 100ps
      .subckt MUX2_1 x x_bar y vdd gnd inpl inp0
                                             gnd CMOSN W={width_N} L={2*LAMBDA}
                  inp1
      + AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N} M2 y x_bar inp0 gnd CMOSN W={width_N} L={2*LAMBDA}
      + AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
      .subckt inv x y vdd gnd
                               gnd
                                        gnd CMOSN W=\{width_N_out\} L=\{2*LAMBDA\}
      + AS={5*width_N_out*LAMBDA} PS={10*LAMBDA+2*width_N_out} AD={5*width_N_out*LAMBDA} PD={10*LAMBDA+2*width_N_out}
                                        vdd CMOSP W={width_P_out} L={2*LAMBDA}
                               vdd
29
30
      + AS={5*width_P_out*LAMBDA} PS={10*LAMBDA+2*width_P_out} AD={5*width_P_out*LAMBDA} PD={10*LAMBDA+2*width_P_out}
      x_1 x4 x4_bar a vdd gnd vdd gnd MUX2_1
     x_2 x3 x3_bar b vdd gnd x4 gnd MUX2_1
x_3 x3 x3_bar c vdd gnd vdd x4 MUX2_1
                                           MUX2 1
      x 4 x2 x2 bar d vdd gnd c b
                                         MUX2 1
     x_5 x2 x2_bar e vdd gnd vdd c
x_6 x1 x1_bar f vdd gnd e d
                                         MUX2 1
                                         MUX2 1
      x10 f gnd vdd gnd inv
      .tran 0.001n 160n
      .measure tran rt
      +TRIG v(x1) VAL = 0.9V RISE = 1 TARG v(f) VAL = 0.9V RISE = 1
      +TRIG v(x1) VAL = 0.9V FALL = 4 TARG v(f) VAL = 0.9V FALL = 1
      set hcopypscolor = 1
      set color0=white
      set color1=black
      run
```

#### **Observation:**

|              | Minimum Transition<br>Time(ns) |
|--------------|--------------------------------|
| $t_{_{PLH}}$ | 301.0487ns                     |
| $t_{_{PHL}}$ | 28.02271ns                     |

- The minimum transition for output to change from Low to High( $t_{PLH}$ ) is significantly larger than that of  $t_{PHL}$ .
- This is mostly due to the NMOS's ability to charge completely. Here the NMOS pass transistors in the MUX are cascaded due to which output is only Vdd-Vth per mosfet and this

## d)

Yes, there is a difference between  $t_{\it PLH}$  and  $t_{\it PHL}$  whether transition time taken to go from low to 0. We also notice that the NMOS pass transistor doesn't reach the full amplitude, which directly contributes to the delay factor. Also more time is taken for NMOS to charge as we know that it is not a best candidate to produce strong 1s.

#### Methods:

- As seen in C), a lower number of muxes are used in the charging side, so we need to balance them out so that there are the same transistors on both sides.
   Modifications to be made:
  - Add 1 MUX to the charging side so that both need 3 MUXES( 2 more transistors added).



Next issue is the time taken to charge the NMOS transistors. This can be
neutralised by adding PMOS (gate attached to gnd so that it is always ON) to the
output of each of the MUX as PMOS exhibits dual properties of the NMOS. By
doing this we increase the fall time and decrease the rise time making the
difference between each other significantly lesser.



# **Question 3**

As it's a Moore type FSM, the output signal values depend only on the current state and are independent of the input combinations.

This is a special purpose processor that computes the Greatest Common Divisor(GCD) of two 5-bit positive integers X and Y.

gcd(X,Y) is defined as the largest integer that divides exactly into both A" and Y.

#### Main Procedure:

• Subtract the smaller number of the two numbers from the other repeatedly until we obtain a number that divides the other.

```
gcd(in: X,Y; out: Z);
  register XR, YR, TEMPR;
                                 {Input the data}
  XR := X:
  YR := Y:
  while XR > 0 do begin
                                 \{Swap XR \text{ and } YR\}
     if XR \leq YR then begin
        TEMPR := YR;
        YR := XR;
       XR := TEMPR; end
                                 {Subtract YR from XR}
        XR := XR - YR;
   end
                                 {Output the result}
   Z := YR;
 end gcd;
```

## A) State Diagram for Control Unit



## B) Circuit Diagram for Control Unit

### **Signals Control Unit:**

- Outputs:
- Load XR Load input data X to the register XR independently.
- Load YR Load input data Y to the register YR independently.
- **Swap** Triggers swap operation to swap XR and YR values.
- **Subtract** Controls subtraction by routing output of subtractor to XR.
- **□** Inputs:
- Asynchronous Reset Signal
- Comparison Signals:
  - $\circ$  (XR >= YR)
  - o (XR>0)

#### States:

These states are defined by D0 D1 in the binary pattern for convenience.

- **S0(Begin)**:
  - o Start state is entered when Reset becomes 1
  - Triggers load XR and load YR
  - Can lead to a Swap or Subtract Operation

## • S1(Swap):

- o Triggers the swap operation
- o Leads to the subtract operation state

#### • S2(Subtract)

- o Triggers the subtract operation
- $\circ$  Then loads the updated value to XR
- o Can lead to Swap, Subtract or End state based on conditions.

#### • S3(End)

- o Reaches this state if gcd(X,Y) has been found
- o The final value would reside in register YR

| States | Binary Pattern |
|--------|----------------|
| S0     | 00             |
| S1     | 01             |
| S2     | 10             |
| \$3    | 11             |

|               | Next State<br>for Input | Next State for<br>Input | Next State for<br>Input | Next State for<br>Input |
|---------------|-------------------------|-------------------------|-------------------------|-------------------------|
| Current State | 00                      | 01                      | 10                      | 11                      |
| S0(Begin)     | S3                      | S3                      | S1                      | S2                      |
| S1(Swap)      | S2                      | S2                      | S2                      | S2                      |
| S2(Subtract)  | S3                      | S3                      | S1                      | S2                      |
| S3(End)       | S3                      | S3                      | S3                      | S3                      |

Subtract = 
$$D_0 \overline{D_1}$$
  
Swap =  $\overline{D_0} D_1$   
Select  $XY = \overline{D_0} \overline{D_1}$   
Load  $XR = \overline{D_0} + \overline{D_1}$   
Load  $XR = \overline{D_0}$ 

As we know the current state, we need now find the next state

$$D_o^{\dagger}(b+1) = D_o(b)$$

$$D_i^{\dagger}(b+1) = D_i(b)$$

From the above mentioned table,

$$D_{o}^{\dagger} = \overline{D}_{o} \left[ \overline{T}_{o} + \overline{T}_{i} \right] + D_{o} D_{i}$$

$$D_{i}^{\dagger} = \overline{T}_{o} + T_{i} + D_{o}$$

The next states can be realised by taking positive-edge triggered D-flip Prop.



# **C)** ControlPath Simulation

We show the working of the control unit by showing the change in state and assigning the 5 parameters when the inputs from the testbench is given(in actual, it will be given by the datapath module. We verify if this works correctly by the state diagram and table drawn in B) part.

#### ControlPath Module Code:

```
Question 3 > Experiment > @ ControlPath.v
      `timescale lns/lps
      module ControlPath (
          input clk,
          input rst,
          input I0,
          input I1,
          output reg D0,
          output reg D1,
          output subtract,
          output swap,
          output loadXR,
 11
 12
          output loadYR,
 13
          output selectXY
          );
 15
          initial begin
              D0 <= 1'h0; D1 <= 1'h0;
 21
              assign subtract = (D0 && ~D1);
              assign swap = (\simD0 && D1);
              assign loadYR = ~D0;
              assign loadXR = (\sim D1 \mid \mid \sim D0);
 24
              assign selectXY = (~D1 && ~D0);
          always @(posedge clk) begin //Flip-Flops
              D0 <= ~I0 || I1 || D1;
              D1 <= (~I1 && ~D1) || (~I0 && ~D1) || (D0 && D1);
              if(rst) begin //To go to begin state(s0)
                   D0 <= 1'h0;
                   D1 <= 1'h0;
 34
```

#### ControlPath TestBench Code:

```
Question 3 > Experiment > @ TB_ControlPath.v
       `timescale lns/lps
          reg rst;
          reg I0;
          wire Subtract;
          wire Swap;
          wire LoadXR;
          wire LoadYR;
          wire SelectXY;
          wire D0;
          wire D1;
          ControlPath CP(.clk(clk),
                           .rst(rst),
                           .IO(IO),
                           .I1(I1),
                           .D0(D0),
                           .D1(D1),
                           .Subtract(Subtract),
                           .Swap(Swap),
                           .LoadXR(LoadXR),
                           .LoadYR(LoadYR),
                           .SelectXY(SelectXY));
          initial clk = 0;
          initial begin
               $dumpfile("DUMB_ControlPath.vcd");
              $dumpvars(0,tb);
 28
               rst = 1'b0; I0 = 1'b0; I1 = 1'b0; #10;
                           I0 = 1'b1; I1 = 1'b0; #20;
                           I0 = 1'b0; I1 = 1'b1; #20;
                           I0 = 1'b1; I1 = 1'b1; #20;
                           I0 = 1'b1; I1 = 1'b0; #20;
                           I0 = 1'b1; I1 = 1'b0; #20;
                           I0 = 1'b0; I1 = 1'b1; #20;
                           I0 = 1'b1; I1 = 1'b1; #40;
              $finish;
          always #10 clk = ~clk;
```

## **Simulation Result:**



### **Observation Table:**

| S.No | INPUTS |    | Previous<br>State | Present<br>State |          |      | Outputs  | Explanation |        |                                                                                                                            |
|------|--------|----|-------------------|------------------|----------|------|----------|-------------|--------|----------------------------------------------------------------------------------------------------------------------------|
|      | 10     | 11 | (DO D1)           | (DO D1)          | subtract | swap | SelectXY | loadXR      | loadYR |                                                                                                                            |
| 1    | 0      | 0  | 00                | 00               | 0        | 0    | 1        | 1           | 1      | As it is inp =00 we<br>need to load values<br>and select them for<br>register. <b>State (00)</b>                           |
| 2    | 1      | 0  | 00                | 01               | 1        | 0    | 0        | 1           | 0      | As values are loaded now it goes to the subtract state along with a need to load the value into XR again. <b>State(S1)</b> |
| 3    | 0      | 1  | 01                | 10               | 0        | 1    | 0        | 1           | 1      | Now current state is State(S2) due to which we need to swap the value and the need to load the values arises               |
| 4    | 1      | 1  | 10                | 10               | 1        | 0    | 0        | 1           | 0      | As values are loaded now it goes to the subtract state along with a need to load the value into XR again. State (S1)       |
| 5    | 1      | 0  | 10                | 01               | 0        | 1    | 0        | 1           | 1      | Now current state is <b>State(S2)</b> due to                                                                               |

|   |   |   |    |    |   |   |   |   |   | which we need to<br>swap the value and<br>the need to load the<br>values arises                                      |
|---|---|---|----|----|---|---|---|---|---|----------------------------------------------------------------------------------------------------------------------|
| 6 | 1 | 0 | 01 | 10 | 1 | 0 | 0 | 1 | 0 | As values are loaded now it goes to the subtract state along with a need to load the value into XR again. State(S1)  |
| 7 | 0 | 1 | 10 | 11 | 0 | 0 | 0 | 0 | 0 | It has finally reached <b>State(S3)</b> after which any combination of input would always result in same D0 D1 value |
| 8 | 1 | 1 | 11 | 11 | 0 | 0 | 0 | 0 | 0 | As it is in State(S3) no change is there and the flags are all zero.                                                 |

From the above table and explanation we see that the functioning of the Control Unit works properly where the outputs are given based on the positive-edge triggered states.

This control unit works along with the datapath unit and calculates the GCD on it's own when only the input terms along with reset option is given.

# D) Datapath Unit

### **Components of DataPath:**

- Registers(5 bit length):
  - o XR
  - o YR
- Subtractor
- Comparators:
  - ZEQ\_Flag(I0): Check for XR>0LEQ\_Flag(I1): Check for XR>=YR

#### DataPath Module Code:

NOTE: The datapath does not call the control path but rather inputs given by testbench only for test purposes. For actual final combined testing, the control path will be called by the Datapath instead.

```
Question 3 > Experiment > @ DP_test.v
      `timescale 1ns/1ps
      module DataPath (
              input clk, input rst,
              input [15:0] X, input [15:0] Y,
              output reg [15:0] Z,
              input SelectXY, input subFlag,
              input swapFlag, input loadXR,
              input loadYR,
              output reg ZEQ_Flag, output reg LEQ_Flag,
              output reg [15:0] XR, output reg [15:0] YR
 13
              always @(subFlag or swapFlag or SelectXY or LoadXR or LoadYR or rst) begin
                       īf(rst)
                               XR <= 0;
                               YR <= 0;
                       if(SelectXY & loadXR)
                               XR \le X;
                       if(SelectXY & loadYR)
                               YR <=Y;
                       if(subFlag)
                               XR <= XR - YR;
                       if(swapFlag)
                               XR <=YR;
                               YR <=XR;
              always @(XR or YR) begin
                  ZEQ_Flag <= (XR>0);
                  LEQ Flag <= (XR>=YR);
              always @(*) begin
                       if(!ZEQ_Flag && !rst)
```

#### DataPath TestBench Code:

```
`timescale lns/lps
module tb;
                    reg clk;
reg rst;
reg [15:0] X;
reg [15:0] Y;
wire [15:0] Z;
reg subFlag;
                      reg swapFlag;
                      reg SelectXY;
                        reg loadXR;
                      reg loadYR;
wire ZEQ_Flag;
                      wire LEQ_Flag;
                      wire [15:0] XR;
wire [15:0] YR;
                     DataPath DP(.clk(clk),
.rst(rst),
.X(X),
                                                                                                                      .subFlag(subFlag),
.swapFlag(swapFlag),
.loadXR(loadXR),
                                                                                                                      .ZEQ_Flag(ZEQ_Flag),
                                                                                                                         .LEQ_Flag(LEQ_Flag),
                                                                                                                      .XR(XR),
.YR(YR));
                                                $dumpfile("DUMP_DataPath.vcd");
                                                $dumpvars(0,tb);
                                            // // // // // // // // for bits>'b<binary value>
rst = 1'b1; X = 16'd0; Y = 16'd0; subFlag = 1'd0; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd0; loadYR = 1'd0; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd1; loadXR = 1'd1; loadYR = 1'd1; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd1; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd0; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd1; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd0; swapFlag = 1'd1; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd1; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd1; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd1; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd0; swapFlag = 1'd1; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd0; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd0; swapFlag = 1'd1; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd1; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd1; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd1; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd0; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd0; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd0; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd0; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd0; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'd1; swapFlag = 1'd0; SelectXY=1'd0; loadXR = 1'd1; loadYR = 1'd0; #20;
rst = 1'b0; X = 16'd25; Y = 16'd15; subFlag = 1'
                        always #10 clk = ~clk;
```

## **Datapath Unit Simulation:**



# Parameters involved in simulation:

| S.No |          |      | Inputs<br>to<br>DataPat<br>h<br>Module |        |        | Comparato Registers    |                          |    |    | GCD Value |
|------|----------|------|----------------------------------------|--------|--------|------------------------|--------------------------|----|----|-----------|
|      | subtract | swap | SelectX<br>Y                           | loadXR | loadYR | XR>0<br>(ZEQ_Fla<br>g) | XR>=YR<br>(LEQ_FLA<br>G) | XR | YR | Z         |
| 1    | 0        | 0    | 1                                      | 1      | 1      | 1                      | 1                        | 25 | 15 | 0         |
| 2    | 1        | 0    | 0                                      | 1      | 0      | 1                      | 0                        | 10 | 15 | 0         |
| 3    | 0        | 1    | 0                                      | 1      | 1      | 1                      | 1                        | 15 | 10 | 0         |
| 4    | 1        | 0    | 0                                      | 1      | 0      | 1                      | 0                        | 5  | 10 | 0         |
| 5    | 0        | 1    | 0                                      | 1      | 1      | 1                      | 1                        | 10 | 5  | 0         |
| 6    | 1        | 0    | 0                                      | 1      | 0      | 1                      | 1                        | 5  | 5  | 0         |
| 7    | 1        | 0    | 0                                      | 1      | 0      | 0                      | 0                        | 0  | 5  | 5         |

#### **Explanation of Simulation and Parameters:**

The functioning of the datapath unit has been shown with an example by giving custom inputs that would be supplied by the control unit module to show GCD(25,15).

The steps were computed manually according to the main procedure state above.

- 1. Initially we load the X, Y values into the registers XR, YR due to which the registers get 25, 15 and both the XR>0 and XR>=R are enabled.
- 2. Now as we have XR = 25 and YR = 15 we need to subtract and load load that value into register XR again, so XR obtains the value XR(10) = XR(25) YR(15) then accordingly ZEQ\_Flag=1 while LEQ\_Flag=0 as XR<YR.
- 3. Then we have to swap the values in the registers XR and YR as XR<YR. So XR = 15 and YR = 10 then accordingly ZEQ\_Flag=1 while LEQ\_Flag=1 as XR>=YR and XR>0.
- 4. Next cycle, subtraction is done as XR(5) = XR(15) YR(10) so ZEQ\_Flag=1 while LEQ\_Flag=0 as 5<10.
- 5. After this clock cycle, swapping is done again so XR = 10 and YR = 5.
- 6. As per the GCD algorithm, subtraction is done XR(5) = XR(10) YR(5) due to which ZEQ\_Flag=1 while LEQ\_Flag=1.
- 7. Finally again subtraction is done after which XR=0 and ZEQ\_Flag = 1 due to which Z gets the value of YR.

#### **Conclusion:**

The instructions sent from the testbench modifies the register values and finally gives the GCD(25,15) = Z = 5. Therefore, we can conclude

## E)

NOTE: rst functionality has been shown in the first cycle.

## (I) Computation of GCD(27,19)



## (II) Computation of GCD(24,16)



#### **Observation:**

The GCD algorithm is executed till the state becomes S3 after which Z gets the GCD value(from YR) on the positive edge of the clock.

The GC D values obtained are:

- (I) GCD(27,19) = 1;
- (II) GCD(24,16) = 8;